MATLAB DESIGN HDL CODER RELEASE NOTES Guide de l'utilisateur Page 135

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 410
  • Table des matières
  • DEPANNAGE
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 134
System Generator for DSP User Guide www.xilinx.com 135
UG640 (v 12.2) July 23, 2010
Using ChipScope Pro Analyzer for Real-Time Hardware Debugging
Double click on the System Generator token and verify the parameter settings as
follows:
10. Bitstream Generation
Xilinx System Generator software automatically calls both the Core Generator™ and
ChipScope generator to create the netlist and cores. In addition, when the Bitstream
target is selected, a configuration bitstream is created.
Create a bitstream by pressing the Generate button.
The Core Generator is automatically called to generate the Sine/Cosine table and
Counter netlists. ChipScope generator is called to create an Integrated Logic
Analyzer (ILA) core and an ICON core to communicate with the ChipScope Pro
software via the JTAG port.
Real-Time Debug
The next step is to run the design on the ML506 platform and view the probed outputs with
the ChipScope™ Pro Analyzer.
Vue de la page 134
1 2 ... 130 131 132 133 134 135 136 137 138 139 140 ... 409 410

Commentaires sur ces manuels

Pas de commentaire